# Clock generator for digital still camera BU2381FV

BU2381FV is a high-performance 3-channel PLL IC. PLL circuit generates necessary clocks by inputting standard clocks of crystal oscillator from outside. Changing a connection of wire can generate any clocks required for any applications of users. Jitter and S/N characteristic has achieved almost the same high-quality sound and vision as oscillating module because of optimization of PLL. Frequency can be changed by the internal dividing control.

#### Applications

Digital still camera

#### Features

- Generate clocks for video output, CDS, USB from standard clock input
- 2) No external elements required for PLL
- 3) Standard clocks apply to two kinds of NTSC/PAL
- 4) Single power supply of 3.3V operating
- 5) SSOP-B16 small package





#### Absolute maximum ratings (Ta=25°C)

| Parameter                 | Symbol | Limits           | Unit |
|---------------------------|--------|------------------|------|
| Applied voltage           | Vdd    | -0.5 to +7.0     | V    |
| Input voltage             | Vin    | -0.5 to VDD+0.5  | V    |
| Storage temperature range | Tstg   | -30 to +125      | °C   |
| Power dissipation         | Pd     | 450 <sup>*</sup> | mW   |

\*Derating : 4.5mW/°C for operating above Ta=25°C

\*An operation is not guaranteed.

\*Radiation resistance design is not used.

\*Power dissipation is measured when BU2381FV is placed on the board.

Recommended operating conditions (Ta=25°C)

| Parameter                   | Symbol | Min.   | Тур. | Max.   | Unit |
|-----------------------------|--------|--------|------|--------|------|
| Supply voltage              | Vdd    | 3.0    | -    | 3.6    | V    |
| Input "H" voltage range     | Vін    | 0.8Vdd | -    | Vdd    | V    |
| Input "L" voltage range     | VIL    | 0      | -    | 0.2Vdd | V    |
| Operation temperature range | Topr   | -5     | -    | 70     | °C   |
| Output maximum load         | C∟     | -      | -    | 15     | pF   |

## Block diagram



### •Pin descriptions

| Pin No. | Pin name | Functions                                               |
|---------|----------|---------------------------------------------------------|
| 1       | REFCLK   | 14.3MHz / 17.7MHz clock output                          |
| 2       | Vdd      | Analog VDD                                              |
| 3       | FS3      | CLK1, 2 output select with pull up                      |
| 4       | Vss      | Analog GND                                              |
| 5       | XIN      | Standard crystal input                                  |
| 6       | TEST     | Input for test mode (normally open)                     |
| 7       | Хоит     | Standard crystal output                                 |
| 8       | FS2      | CLK1, 2 output select with pull up                      |
| 9       | CLK1out  | 71M / 90M / 96M / 114MHz clock output                   |
| 10      | FS1      | REFCLK output select with pull up                       |
| 11      | CLK20N   | CLK2 output control with pull up H : enable L : disable |
| 12      | Vss      | GND for CLK1, 2 clock output and Logic circuit          |
| 13      | Vdd      | VDD for CLK1, 2 clock output and Logic circuit          |
| 14      | CLK2out  | 96M / 48M clock output                                  |
| 15      | Vss      | GND for REFCLK clock output                             |
| 16      | Vdd      | VDD for REFCLK clock output                             |

## •Input output circuits



| Pa                    | rameter                  | Symbol    | Min. | Тур.      | Max. | Unit | Conditions                       |
|-----------------------|--------------------------|-----------|------|-----------|------|------|----------------------------------|
| Power su              | oply current             | Idd       | -    | 40        | 50   | mA   | No load                          |
| Output fre            | equency                  | -         | -    | -         | -    | -    |                                  |
| CLK1                  | FS2 : H<br>FS3 : H       | Fclk1-1   | -    | 96.016044 | -    | -    | Xtal * (228 / 17) / 2            |
|                       | FS2 : H<br>FS3 : L       | Fclk1-2   | -    | 71.877274 | -    | -    | Xtal * (251 / 25) / 2            |
|                       | FS2 : L<br>FS3 : L       | Fclk1-3   | -    | 114.54546 | -    | MHz  | Xtal * (224 / 14) / 2            |
|                       | FS2 : L<br>FS3 : H       | Fclk1-4   | -    | 90.314686 | -    | MHz  | Xtal * (164 / 12) / 2            |
| CLK2                  | FS2 : L<br>FS3 : L       | Fclk2-1   | -    | 96.016044 | -    | MHz  | Xtal * (228 / 17) / 2            |
|                       | FS2, 3 :<br>HL / LH / HH | Fclk2-2   | -    | 48.008022 | -    | MHz  | Xtal * (228 / 17) / 4            |
| REFCLK                | FS1 : H                  | Fref1-1   | -    | 14.318182 | -    | MHz  | Crystal direct output            |
|                       | FS1 : L                  | Fref1-2   | -    | 17.73445  | -    | MHz  | Xtal * (706 / 57) / 10           |
| Duty1 at 1            | 100MHz                   | Duty1     | 45   | 50        | 55   | %    | Measured at 1/2 VDD              |
| Duty2 at 1            | 100MHz                   | Duty2     | -    | 50        | -    | %    | Measured at 1/2 VDD              |
| Rise time             |                          | tr        | -    | 2.5       | -    | nsec | Time between 0.2 VDD and 0.8 VDD |
| Fall time             |                          | tf        | -    | 2.5       | -    | nsec | Time between 0.8 VDD and 0.2 VDD |
| Period jitter 1o      |                          | P-J1σ     | -    | 30        | -    | psec | *1                               |
| Period jitter MIN-MAX |                          | P-JMINMAX | -    | 180       | -    | psec | *2                               |
| Output Lock time      |                          | Tlock     | -    | -         | 1    | msec | *3                               |

#### •Electrical characteristics (Unless specified otherwise Ta=25°C, VCC=3.3V)

Note) When input frequency is 14.318182MHz, output frequency is above rated value. \*1) Period Jitter 1o : This value is the standard deviation of an output period when using Time Interval Analyzer with 10,000 sampling. \*2) Period Jitter MIN-MAX : This value is the max range of an output period when using Time Interval Analyzer with 10,000 sampling. \*3) Output Lock time : This value is the time until the output clock gets stable after the power supply voltage leads to 3.0V.



Note) The BU2381FV is placed on the board normally.

A decoupling capacitor  $(0.1\mu F)$  needs to be placed between pin2 and pin4, pin13 and pin12, pin16 and pin15. The decoupling capacitor is an close to the above pins as possible.

#### Notes

- No technical content pages of this document may be reproduced in any form or transmitted by any means without prior permission of ROHM CO.,LTD.
- The contents described herein are subject to change without notice. The specifications for the product described in this document are for reference only. Upon actual use, therefore, please request that specifications to be separately delivered.

• Application circuit diagrams and circuit constants contained herein are shown as examples of standard use and operation. Please pay careful attention to the peripheral conditions when designing circuits and deciding upon circuit constants in the set.

Any data, including, but not limited to application circuit diagrams information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.

• Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or otherwise dispose of the same, no express or implied right or license to practice or commercially exploit any intellectual property rights or other proprietary rights owned or controlled by

- ROHM CO., LTD. is granted to any such buyer.
- Products listed in this document use silicon as a basic material.
  Products listed in this document are no antiradiation design.

The products listed in this document are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys).

Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of with would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance.

About Export Control Order in Japan

Products described herein are the objects of controlled goods in Annex 1 (Item 16) of Export Trade Control Order in Japan.

In case of export from Japan, please confirm if it applies to "objective" criteria or an "informed" (by MITI clause) on the basis of "catch all controls for Non-Proliferation of Weapons of Mass Destruction.